Scaling Model for Silicon Germanium Heterojunction Bipolar Transistor

Indonesian Journal of Electrical Engineering and Computer Science

Scaling Model for Silicon Germanium  Heterojunction Bipolar Transistor

Abstract

In the past half-century, scaling has been used to improve semiconductor devices performance. In this paper, we study the effects of scaling on SiGe(C) heterojunction bipolar transistors (HBTs) performances i.e. cutoff frequency (fT), maximum frequency of oscillation (fmax) and gate delay (τg). The SiGe HBT scaling models are developed from more than twenty years accumulated reported data. The results show that the peak cutoff frequency shows an increasing trend with emitter width scaling with a factor of ~WE-0.719, the peak maximum frequency of oscillation shows an increasing trend with emitter width scaling with a factor of ~WE-0.723 and the gate delay shows a decreasing trend with emitter width scaling with a factor of ~WE0.778. DOI: http://dx.doi.org/10.11591/telkomnika.v14i1.7469 

Discover Our Library

Embark on a journey through our expansive collection of articles and let curiosity lead your path to innovation.

Explore Now
Library 3D Ilustration